Commits
Merge branches 'clk-sa', 'clk-aspeed', 'clk-samsung', 'clk-ingenic' and 'clk-zynq' into clk-next - Various static analysis fixes/finds - Video Engine (ECLK) support on Aspeed SoCs - Xilinx ZynqMP Versal platform support - Convert Xilinx ZynqMP driver to be struct oriented * clk-sa: clk: mvebu: fix spelling mistake "gatable" -> "gateable" clk: ux500: add range to usleep_range clk: tegra: Make tegra_clk_super_mux_ops static clk: davinci: cfgchip: use PTR_ERR_OR_ZERO in da8xx_cfgchip_register_div4p5 * clk-aspeed: clk: Aspeed: Setup video engine clocking * clk-samsung: clk: samsung: exynos5410: Add gate clock for ADC clk: samsung: dt-bindings: Add ADC clock ID to Exynos5410 clk: samsung: dt-bindings: Put CLK_UART3 in order * clk-ingenic: clk: ingenic: jz4725b: Add UDC PHY clock dt-bindings: clock: jz4725b-cgu: Add UDC PHY clock * clk-zynq: clk: zynqmp: use structs for clk query responses clk: zynqmp: fix check for fractional clock clk: zynqmp: do not export zynqmp_clk_register_* functions clk: zynqmp: fix kerneldoc of __zynqmp_clock_get_parents drivers: clk: Update clock driver to handle clock attribute drivers: clk: zynqmp: Allow zero divisor value
Showing diff to7fbb639aea3
- Stephen Boyd committed f6111b9d797MMerge branches 'clk-doc', 'clk-more-critical', 'clk-meson' and 'clk-basic-be' into clk-...
- Colin Ian King committed 7fbb639aea3clk: mvebu: fix spelling mistake "gatable" -> "gateable" There are a few spelling mist...
- Eddie James committed defb149ba42clk: Aspeed: Setup video engine clocking Add eclk mux and clock divider table. Also ch...
- Stephen Boyd committed aa2a0592cebMMerge tag 'clk-v5.2-samsung' of https://git.kernel.org/pub/scm/linux/kernel/git/snawroc...
- Paul Cercueil committed eaa9558d35aclk: ingenic: jz4725b: Add UDC PHY clock Add clock for the USB Device Controller PHY. ...
- Michael Tretter committed 5852b1365dfclk: zynqmp: use structs for clk query responses The driver retrieves the clock tree b...